- Tài khoản và mật khẩu chỉ cung cấp cho sinh viên, giảng viên, cán bộ của TRƯỜNG ĐẠI HỌC FPT
- Hướng dẫn sử dụng: Xem Video .
- Danh mục tài liệu mới: Tại đây .
- Đăng nhập : Tại đây .
SỐ LƯỢT TRUY CẬP


accurate visitors web counter
Visits Counter
FPT University|e-Resources > Bài báo khoa học (Scientific Articles) > Articles published by FPT lecturers >
Please use this identifier to cite or link to this item: http://ds.libol.fpt.edu.vn/handle/123456789/2068

Title: Design-for-Test of Asynchronous Networks-on-Chip
Authors: Tran, Xuan Tu
Beroull, Vincent
Durupt, Jean
Robach, Chantal
Bertrand, François
Keywords: Design for testability
Computer architecture
Asynchronous circuits
Circuit testing
Integrated circuit interconnections
System-on-a-chip
Network-on-a-chip
Manufacturing
Asynchronous communication
Computer interfaces
Issue Date: 18-Apr-2006
Publisher: IEEE
Abstract: Abstract—Thanks to many advantages, asynchronous circuits have been used to solve the interconnect problems faced by system-on-chip (SoC) designers. Some asynchronous Networkson-Chip (NoCs) architectures are proposed for the communication within SoCs, but lack methodology and support for manufacturing test to ensure these communication architectures work correctly. In this paper, we present an innovative asynchronous DfT architecture that allows to test the asynchronous communication network architectures, as ...
Description: 4 pages
URI: http://ds.libol.fpt.edu.vn/handle/123456789/2068
Appears in Collections:Articles published by FPT lecturers

Files in This Item:

File Description SizeFormat
TuTX28.pdfFree686.6 kBAdobe PDF book.png
View/Open

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

 

  Collections Copyright © FPT University

FSE Hoa Lac Library

Add : Room 107, 1st floor, Hoa Lac campus, Km28 Thang Long Avenue, Hoa Lac Hi-Tech Park

Office tel: + 844.66805912  / Email :  [email protected]

 - Feedback