- Tài khoản và mật khẩu chỉ cung cấp cho sinh viên, giảng viên, cán bộ của TRƯỜNG ĐẠI HỌC FPT
- Hướng dẫn sử dụng: Xem Video .
- Danh mục tài liệu mới: Tại đây .
- Đăng nhập : Tại đây .
SỐ LƯỢT TRUY CẬP


accurate visitors web counter
Visits Counter
FPT University|e-Resources > Bài báo khoa học (Scientific Articles) > Articles published by FPT lecturers >
Please use this identifier to cite or link to this item: http://ds.libol.fpt.edu.vn/handle/123456789/2055

Title: How to implement an asynchronous test wrapper for network-on-chip nodes
Authors: Tran, Xuan Tu
Durupt, Jean
Bertrand, François
Beroulle, Vincent
Robach, Chantal
Keywords: Network-on-Chip
NoC
Design-for-Test
DfT
System-on-Chip
SoC
SoC testing
Asynchronous/synchronous design
GALS
TAM
testability
Issue Date: 20-May-2007
Abstract: The Network-on-Chip (NoC) paradigm is currently known as an alternative solution for the on chip communication in the next SoC generation, especially, asynchronous NoCs. One of the challenges for asynchronous NoC-based systems design is testing asynchronous network architectures for manufacturing defects. To improve the testability of asynchronous NoCs, we have developed a scalable and configurable asynchronous Design-for-Test (DfT) architecture. In this architecture, each asynchronous network node is surrounded by an ...
Description: 7 pages
URI: http://ds.libol.fpt.edu.vn/handle/123456789/2055
Appears in Collections:Articles published by FPT lecturers

Files in This Item:

File Description SizeFormat
TuTX18.pdfFree1.53 MBAdobe PDF book.png
View/Open

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

 

  Collections Copyright © FPT University

FSE Hoa Lac Library

Add : Room 107, 1st floor, Hoa Lac campus, Km28 Thang Long Avenue, Hoa Lac Hi-Tech Park

Office tel: + 844.66805912  / Email :  [email protected]

 - Feedback